| userDefinedSettings |
|
| setting_showUnpublishedSettings |
false |
| setting_showInternalSettings |
false |
| setting_shadowRegisterSets |
0 |
| setting_preciseSlaveAccessErrorException |
false |
| setting_preciseIllegalMemAccessException |
false |
| setting_preciseDivisionErrorException |
false |
| setting_performanceCounter |
false |
| setting_perfCounterWidth |
_32 |
| setting_interruptControllerType |
Internal |
| setting_illegalMemAccessDetection |
false |
| setting_illegalInstructionsTrap |
false |
| setting_fullWaveformSignals |
false |
| setting_extraExceptionInfo |
false |
| setting_exportPCB |
false |
| setting_debugSimGen |
false |
| setting_clearXBitsLDNonBypass |
true |
| setting_branchPredictionType |
Automatic |
| setting_bit31BypassDCache |
true |
| setting_bigEndian |
false |
| setting_bhtPtrSz |
_8 |
| setting_bhtIndexPcOnly |
false |
| setting_avalonDebugPortPresent |
false |
| setting_alwaysEncrypt |
true |
| setting_allowFullAddressRange |
false |
| setting_activateTrace |
true |
| setting_activateTestEndChecker |
false |
| setting_activateMonitors |
true |
| setting_activateModelChecker |
false |
| setting_HDLSimCachesCleared |
true |
| setting_HBreakTest |
false |
| resetSlave |
sdram.s1 |
| resetOffset |
0 |
| muldiv_multiplierType |
EmbeddedMulFast |
| muldiv_divider |
false |
| mpu_useLimit |
false |
| mpu_numOfInstRegion |
8 |
| mpu_numOfDataRegion |
8 |
| mpu_minInstRegionSize |
_12 |
| mpu_minDataRegionSize |
_12 |
| mpu_enabled |
false |
| mmu_uitlbNumEntries |
_4 |
| mmu_udtlbNumEntries |
_6 |
| mmu_tlbPtrSz |
_7 |
| mmu_tlbNumWays |
_16 |
| mmu_processIDNumBits |
_8 |
| mmu_enabled |
false |
| mmu_autoAssignTlbPtrSz |
true |
| mmu_TLBMissExcSlave |
|
| mmu_TLBMissExcOffset |
0 |
| manuallyAssignCpuID |
false |
| internalIrqMaskSystemInfo |
511 |
| instSlaveMapParam |
<address-map><slave name='sdram.s1' start='0x0' end='0x8000000' /><slave name='sram.avalon_slave' start='0x8000000' end='0x8200000' /><slave name='onchip_memory2.s1' start='0x8200000' end='0x8220000' /><slave name='cpu.jtag_debug_module' start='0x8221800' end='0x8222000' /><slave name='cfi_flash.s1' start='0x9000000' end='0x9800000' /><slave name='clock_crossing_io.s1' start='0xB000000' end='0xB000200' /></address-map> |
| instAddrWidth |
28 |
| impl |
Fast |
| icache_size |
_4096 |
| icache_ramBlockType |
Automatic |
| icache_numTCIM |
_0 |
| icache_burstType |
None |
| exceptionSlave |
sdram.s1 |
| exceptionOffset |
32 |
| deviceFeaturesSystemInfo |
M512_MEMORY 0 M4K_MEMORY 0 M9K_MEMORY 1 M20K_MEMORY 0 M144K_MEMORY 0 MRAM_MEMORY 0 MLAB_MEMORY 0 ESB 0 EPCS 1 DSP 0 EMUL 1 HARDCOPY 0 LVDS_IO 1 ADDRESS_STALL 1 TRANSCEIVER_3G_BLOCK 0 TRANSCEIVER_6G_BLOCK 0 DSP_SHIFTER_BLOCK 0 |
| deviceFamilyName |
Cyclone IV E |
| debug_triggerArming |
true |
| debug_level |
Level1 |
| debug_jtagInstanceID |
0 |
| debug_embeddedPLL |
true |
| debug_debugReqSignals |
false |
| debug_assignJtagInstanceID |
false |
| debug_OCIOnchipTrace |
_128 |
| dcache_size |
_2048 |
| dcache_ramBlockType |
Automatic |
| dcache_omitDataMaster |
false |
| dcache_numTCDM |
_0 |
| dcache_lineSize |
_32 |
| dcache_bursts |
false |
| dataSlaveMapParam |
<address-map><slave name='sdram.s1' start='0x0' end='0x8000000' /><slave name='sram.avalon_slave' start='0x8000000' end='0x8200000' /><slave name='onchip_memory2.s1' start='0x8200000' end='0x8220000' /><slave name='descriptor_memory.s1' start='0x8220000' end='0x8221000' /><slave name='cpu.jtag_debug_module' start='0x8221800' end='0x8222000' /><slave name='tse_mac.control_port' start='0x8222000' end='0x8222400' /><slave name='sgdma_tx.csr' start='0x8222400' end='0x8222440' /><slave name='sgdma_rx.csr' start='0x8222440' end='0x8222480' /><slave name='audio.avalon_slave' start='0x8222480' end='0x82224A0' /><slave name='sma_in.s1' start='0x82224A0' end='0x82224B0' /><slave name='sma_out.s1' start='0x82224B0' end='0x82224C0' /><slave name='pll.pll_slave' start='0x82224C0' end='0x82224D0' /><slave name='jtag_uart.avalon_jtag_slave' start='0x82224D0' end='0x82224D8' /><slave name='usb.hc' start='0x82224D8' end='0x82224E0' /><slave name='usb.dc' start='0x82224E0' end='0x82224E8' /><slave name='cfi_flash.s1' start='0x9000000' end='0x9800000' /><slave name='clock_crossing_io.s1' start='0xB000000' end='0xB000200' /></address-map> |
| dataAddrWidth |
28 |
| cpuReset |
false |
| cpuID |
0 |
| clockFrequency |
100000000 |
| breakSlave |
cpu.jtag_debug_module |
| breakOffset |
32 |
| deviceFamily |
UNKNOWN |
| generateLegacySim |
false |